# **SSTUG32866**

1.8 V 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity for DDR2-1G RDIMM applications

Rev. 01 — 29 June 2007

**Product data sheet** 

## 1. General description

The SSTUG32866 is a 1.8 V configurable register specifically designed for use on DDR2 memory modules requiring a parity checking function. It is defined in accordance with the JEDEC standard for the SSTUG32866 registered buffer. The register is configurable (using configuration pins C0 and C1) to two topologies: 25-bit 1: 1 or 14-bit 1: 2, and in the latter configuration can be designated as Register A or Register B on the DIMM.

The SSTUG32866 accepts a parity bit from the memory controller on its parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit.

The SSTUG32866 is packaged in a 96-ball,  $6 \times 16$  grid, 0.8 mm ball pitch LFBGA package (13.5 mm  $\times$  5.5 mm).

#### 2. Features

- Configurable register supporting DDR2 up to 800 MT/s Registered DIMM applications
- Configurable to 25-bit 1 : 1 mode or 14-bit 1 : 2 mode
- Controlled output impedance drivers enable optimal signal integrity and speed
- Meets or exceeds SSTUG32866 JEDEC standard speed performance
- Supports up to 550 MHz clock frequency of operation
- Optimized pinout for high-density DDR2 module design
- Chip-selects minimize power consumption by gating data outputs from changing state
- Supports SSTL\_18 data inputs
- Checks parity on the DIMM-independent data inputs
- Partial parity output and input allows cascading of two SSTUG32866s for correct parity error processing
- Differential clock (CK and CK) inputs
- Supports LVCMOS switching levels on the control and RESET inputs
- Single 1.8 V supply operation (1.7 V to 2.0 V)
- Available in 96-ball, 13.5 mm × 5.5 mm, 0.8 mm ball pitch LFBGA package

## 3. Applications

 400 MT/s to 800 MT/s and higher DDR2 registered DIMMs desiring parity checking functionality



# 4. Ordering information

#### Table 1. Ordering information

| Type number    | Solder process                        | Package |                                                                                                           |          |  |  |  |
|----------------|---------------------------------------|---------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|
|                |                                       | Name    | Description                                                                                               | Version  |  |  |  |
| SSTUG32866EC/G | Pb-free (SnAgCu solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body $13.5 \times 5.5 \times 1.05$ mm   | SOT536-1 |  |  |  |
| SSTUG32866EC/S | Pb-free (SnAgCu solder ball compound) | LFBGA96 | plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 $\times$ 5.5 $\times$ 1.05 mm | SOT536-1 |  |  |  |

## 4.1 Ordering options

## Table 2. Ordering options

| Type number    | Temperature range                                   |
|----------------|-----------------------------------------------------|
| SSTUG32866EC/G | $T_{amb} = 0  ^{\circ}C \text{ to } +70  ^{\circ}C$ |
| SSTUG32866EC/S | $T_{amb} = 0  ^{\circ}C$ to +85 $^{\circ}C$         |

## 1.8 V DDR2-1G configurable registered buffer with parity

## 5. Functional diagram



Fig 1. Functional diagram of SSTUG32866; 1 : 2 Register A configuration with C0 = 0 and C1 = 1 (positive logic)

## 1.8 V DDR2-1G configurable registered buffer with parity



## 1.8 V DDR2-1G configurable registered buffer with parity

# 6. Pinning information

#### 6.1 Pinning



rig 5. Fill configuration for LFBGA90

|   | 1      | 2     | 3               | 4               | 5    | 6         |
|---|--------|-------|-----------------|-----------------|------|-----------|
| А | DCKE   | PPO   | VREF            | $V_{DD}$        | QCKE | DNU       |
| В | D2     | D15   | GND             | GND             | Q2   | Q15       |
| С | D3     | D16   | $V_{DD}$        | V <sub>DD</sub> | Q3   | Q16       |
| D | DODT   | QERR  | GND             | GND             | QODT | DNU       |
| E | D5     | D17   | V <sub>DD</sub> | V <sub>DD</sub> | Q5   | Q17       |
| F | D6     | D18   | GND             | GND             | Q6   | Q18       |
| G | PAR_IN | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1   | C0        |
| Н | СК     | DCS   | GND             | GND             | QCS  | DNU       |
| J | СK     | CSR   | V <sub>DD</sub> | V <sub>DD</sub> | n.c. | n.c.      |
| K | D8     | D19   | GND             | GND             | Q8   | Q19       |
| L | D9     | D20   | V <sub>DD</sub> | V <sub>DD</sub> | Q9   | Q20       |
| M | D10    | D21   | GND             | GND             | Q10  | Q21       |
| N | D11    | D22   | V <sub>DD</sub> | V <sub>DD</sub> | Q11  | Q22       |
| Р | D12    | D23   | GND             | GND             | Q12  | Q23       |
| R | D13    | D24   | $V_{DD}$        | $V_{DD}$        | Q13  | Q24       |
| Т | D14    | D25   | VREF            | V <sub>DD</sub> | Q14  | Q25       |
|   |        |       |                 |                 |      | 002aab108 |

Fig 4. Ball mapping, 1:1 register (C0 = 0, C1 = 0)

## 1.8 V DDR2-1G configurable registered buffer with parity

|   | 1      | 2     | 3               | 4               | 5     | 6         |
|---|--------|-------|-----------------|-----------------|-------|-----------|
| Α | DCKE   | PPO   | VREF            | V <sub>DD</sub> | QCKEA | QCKEB     |
| В | D2     | DNU   | GND             | GND             | Q2A   | Q2B       |
| С | D3     | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q3A   | Q3B       |
| D | DODT   | QERR  | GND             | GND             | QODTA | QODTB     |
| Е | D5     | n.c.  | V <sub>DD</sub> | V <sub>DD</sub> | Q5A   | Q5B       |
| F | D6     | n.c.  | GND             | GND             | Q6A   | Q6B       |
| G | PAR_IN | RESET | V <sub>DD</sub> | V <sub>DD</sub> | C1    | C0        |
| Н | СК     | DCS   | GND             | GND             | QCSA  | QCSB      |
| J | СК     | CSR   | $V_{DD}$        | V <sub>DD</sub> | n.c.  | n.c.      |
| K | D8     | DNU   | GND             | GND             | Q8A   | Q8B       |
| L | D9     | DNU   | $V_{DD}$        | V <sub>DD</sub> | Q9A   | Q9B       |
| М | D10    | DNU   | GND             | GND             | Q10A  | Q10B      |
| N | D11    | DNU   | V <sub>DD</sub> | V <sub>DD</sub> | Q11A  | Q11B      |
| Р | D12    | DNU   | GND             | GND             | Q12A  | Q12B      |
| R | D13    | DNU   | $V_{DD}$        | V <sub>DD</sub> | Q13A  | Q13B      |
| Т | D14    | DNU   | VREF            | V <sub>DD</sub> | Q14A  | Q14B      |
|   |        |       |                 |                 |       | 002aab109 |

002aab109

Fig 5. Ball mapping, 1 : 2 Register A (C0 = 0, C1 = 1)



002aab110

Fig 6. Ball mapping, 1 : 2 Register B (C0 = 1, C1 = 1)

## 6.2 Pin description

Table 3. Pin description

| Table 3. Pil                                                            | n description                                                        |                       |                                                                                                                            |
|-------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|
| Symbol                                                                  | Pin                                                                  | Туре                  | Description                                                                                                                |
| GND                                                                     | B3, B4, D3, D4, F3, F4,<br>H3, H4, K3, K4, M3,<br>M4, P3, P4         | ground input          | ground                                                                                                                     |
| $V_{DD}$                                                                | A4, C3, C4, E3, E4,<br>G3, G4, J3, J4, L3, L4,<br>N3, N4, R3, R4, T4 | 1.8 V nominal         | power supply voltage                                                                                                       |
| VREF                                                                    | A3, T3                                                               | 0.9 V nominal         | input reference voltage                                                                                                    |
| CK                                                                      | H1                                                                   | differential input    | positive master clock input                                                                                                |
| CK                                                                      | J1                                                                   | differential input    | negative master clock input                                                                                                |
| C0                                                                      | G6                                                                   | LVCMOS inputs         | Configuration control inputs; Register A or Register B and                                                                 |
| C1                                                                      | G5                                                                   |                       | 1 : 1 mode or 1 : 2 mode select.                                                                                           |
| RESET                                                                   | G2                                                                   | LVCMOS input          | Asynchronous reset input (active LOW). Resets registers and disables VREF data and clock.                                  |
| CSR                                                                     | J2                                                                   | SSTL_18 input         | Chip select inputs (active LOW). Disables D1 to D25[1]                                                                     |
| DCS                                                                     | H2                                                                   |                       | outputs switching when both inputs are HIGH.                                                                               |
| D1 to D25                                                               | [2]                                                                  | SSTL_18 input         | Data input. Clocked in on the crossing of the rising edge of CK and the falling edge of $\overline{\text{CK}}$ .           |
| DODT                                                                    | [2]                                                                  | SSTL_18 input         | The outputs of this register bit will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control. |
| DCKE                                                                    | [2]                                                                  | SSTL_18 input         | The outputs of this register bit will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control. |
| PAR_IN                                                                  | G1                                                                   | SSTL_18 input         | Parity input. Arrives one clock cycle after the corresponding data input.                                                  |
| Q1 to Q25,<br>Q1A to Q14A,<br>Q1B to Q14B                               | [2]                                                                  | 1.8 V CMOS<br>outputs | Data outputs that are suspended by the $\overline{\rm DCS}$ and $\overline{\rm CSR}$ control.[3]                           |
| PPO                                                                     | A2                                                                   | 1.8 V CMOS<br>output  | Partial parity out. Indicates odd parity of inputs D1 to D25.[1]                                                           |
| $\overline{\text{QCS}}, \overline{\text{QCSA}}, \overline{\text{QCSB}}$ | [2]                                                                  | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QODT, QODTA<br>QODTB                                                    | A, [2]                                                               | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QCKE,<br>QCKEA,<br>QCKEB                                                | [2]                                                                  | 1.8 V CMOS<br>output  | Data output that will not be suspended by the $\overline{\text{DCS}}$ and $\overline{\text{CSR}}$ control.                 |
| QERR                                                                    | D2                                                                   | open-drain<br>output  | Output error bit (active LOW). Generated one clock cycle after the corresponding data output.                              |
| n.c.                                                                    | [2]                                                                  | -                     | Not connected. Ball present but no internal connection to the die.                                                         |
| DNU                                                                     | <u>[2]</u>                                                           | -                     | Do not use. Inputs are in standby-equivalent mode and outputs are driven LOW.                                              |
|                                                                         |                                                                      |                       |                                                                                                                            |

Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0.
 Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1.
 Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1.

<sup>[2]</sup> Depends on configuration. See  $\underline{\text{Figure 4}}$ ,  $\underline{\text{Figure 5}}$ , and  $\underline{\text{Figure 6}}$  for ball number.

1.8 V DDR2-1G configurable registered buffer with parity

[3] Data outputs = Q2, Q3, Q5, Q6, Q8 to Q25 when C0 = 0 and C1 = 0.
 Data outputs = Q2, Q3, Q5, Q6, Q8 to Q14 when C0 = 0 and C1 = 1.
 Data outputs = Q1 to Q6, Q8 to Q10, Q12, Q13 when C0 = 1 and C1 = 1.

## 7. Functional description

The SSTUG32866 is a 25-bit 1 : 1 or 14-bit 1 : 2 configurable registered buffer with parity, designed for 1.7 V to 2.0 V  $V_{DD}$  operation.

All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control and reset (RESET) inputs are LVCMOS. All data outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load, and meet SSTL\_18 specifications. The error (QERR) output is 1.8 V open-drain driver.

The SSTUG32866 operates from a differential clock (CK and  $\overline{\text{CK}}$ ). Data are registered at the crossing of CK going HIGH, and  $\overline{\text{CK}}$  going LOW.

The C0 input controls the pinout configuration for the 1 : 2 pinout from A configuration (when LOW) to B configuration (when HIGH). The C1 input controls the pinout configuration from 25-bit 1 : 1 (when LOW) to 14-bit 1 : 2 (when HIGH).

The SSTUG32866 accepts a parity bit from the memory controller on its parity bit (PAR\_IN) input, compares it with the data received on the DIMM-independent D-inputs and indicates whether a parity error has occurred on its open-drain QERR pin (active LOW). The convention is even parity, that is, valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit.

When used as a single device, the C0 and C1 inputs are tied LOW. In this configuration, parity is checked on the PAR\_IN input which arrives one cycle after the input data to which it applies. The Partial-Parity-Out (PPO) and  $\overline{\text{QERR}}$  signals are produced three cycles after the corresponding data inputs.

When used in pairs, the C0 input of the first register is tied LOW and the C0 input of the second register is tied HIGH. The C1 input of both registers are tied HIGH. Parity, which arrives one cycle after the data input to which it applies, is checked on the PAR\_IN input of the first device. The PPO and QERR signals are produced on the second device three clock cycles after the corresponding data inputs. The PPO output of the first register is cascaded to the PAR\_IN of the second register. The QERR output of the first register is left floating and the valid error information is latched on the QERR output of the second register.

If an error occurs and the  $\overline{\text{QERR}}$  output is driven LOW, it stays latched LOW for two clock cycles or until  $\overline{\text{RESET}}$  is driven LOW. The DIMM-dependent signals (DCKE,  $\overline{\text{DCS}}$ , DODT, and  $\overline{\text{CSR}}$ ) are not included in the parity check computation.

The device supports low-power standby operation. When RESET is LOW, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is LOW all registers are reset, and all outputs are forced LOW. The LVCMOS RESET input must always be held at a valid logic HIGH or LOW level.

#### 1.8 V DDR2-1G configurable registered buffer with parity

The device also supports low-power active operation by monitoring both system chip select ( $\overline{DCS}$  and  $\overline{CSR}$ ) inputs and will gate the Qn and PPO outputs from changing states when both  $\overline{DCS}$  and  $\overline{CSR}$  inputs are HIGH. If either  $\overline{DCS}$  or  $\overline{CSR}$  input is LOW, the Qn and PPO outputs will function normally. The  $\overline{RESET}$  input has priority over the  $\overline{DCS}$  and  $\overline{CSR}$  control and when driven LOW will force the Qn and PPO outputs LOW, and the  $\overline{QERR}$  output HIGH. If the  $\overline{DCS}$  control functionality is not desired, then the  $\overline{CSR}$  input can be hard-wired to ground, in which case, the setup time requirement for  $\overline{DCS}$  would be the same as for the other Dn data inputs. To control the low-power mode with  $\overline{DCS}$  only, then the  $\overline{CSR}$  input should be pulled up to  $V_{DD}$  through a pull-up resistor.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the LOW state during power-up.

In the DDR2 RDIMM application,  $\overline{\text{RESET}}$  is specified to be completely asynchronous with respect to CK and  $\overline{\text{CK}}$ . Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the Qn outputs will be driven LOW quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are LOW, and the clock is stable during the time from the LOW-to-HIGH transition of  $\overline{\text{RESET}}$  until the input receivers are fully enabled, the design of the SSTUG32866 must ensure that the outputs will remain LOW, thus ensuring no glitches on the output.

#### 7.1 Function table

Table 4. Function table (each flip-flop)  $L = LOW \ voltage \ level; \ H = HIGH \ voltage \ level; \ X = don't \ care; \ \uparrow = LOW-to-HIGH \ transition; \ \downarrow = HIGH-to-LOW \ transition.$ 

|       |               | In            | puts          |               |                     |       | Outputs[1] |               |
|-------|---------------|---------------|---------------|---------------|---------------------|-------|------------|---------------|
| RESET | DCS           | CSR           | СК            | CK            | Dn, DODTn,<br>DCKEn | Qn    | QCS        | QODT,<br>QCKE |
| Н     | L             | L             | 1             | <b>\</b>      | L                   | L     | L          | L             |
| Н     | L             | L             | 1             | $\downarrow$  | Н                   | Н     | L          | Н             |
| Н     | L             | L             | L or H        | L or H        | Х                   | $Q_0$ | $Q_0$      | $Q_0$         |
| Н     | L             | Н             | 1             | $\downarrow$  | L                   | L     | L          | L             |
| Н     | L             | Н             | 1             | $\downarrow$  | Н                   | Н     | L          | Н             |
| Н     | L             | Н             | L or H        | L or H        | Х                   | $Q_0$ | $Q_0$      | $Q_0$         |
| Н     | Н             | L             | 1             | $\downarrow$  | L                   | L     | Н          | L             |
| Н     | Н             | L             | 1             | $\downarrow$  | Н                   | Н     | Н          | Н             |
| Н     | Н             | L             | L or H        | L or H        | Х                   | $Q_0$ | $Q_0$      | $Q_0$         |
| Н     | Н             | Н             | 1             | $\downarrow$  | L                   | $Q_0$ | Н          | L             |
| Н     | Н             | Н             | 1             | $\downarrow$  | Н                   | $Q_0$ | Н          | Н             |
| Н     | Н             | Н             | L or H        | L or H        | Х                   | $Q_0$ | $Q_0$      | $Q_0$         |
| L     | X or floating       | L     | L          | L             |

<sup>[1]</sup>  $Q_0$  is the previous state of the associated output.

#### 1.8 V DDR2-1G configurable registered buffer with parity

Table 5. Parity and standby function table

L = LOW voltage level; H = HIGH voltage level; X = don't care;  $\uparrow = LOW$ -to-HIGH transition;  $\downarrow = HIGH$ -to-LOW transition.

|       |               |               | Inputs        |               |                                    |               | Outp             | outs[1]             |
|-------|---------------|---------------|---------------|---------------|------------------------------------|---------------|------------------|---------------------|
| RESET | DCS           | CSR           | СК            | CK            | $\Sigma$ of inputs = H (D1 to D25) | PAR_IN[2]     | PPO[3]           | QERR[4]             |
| Н     | L             | Χ             | 1             | $\downarrow$  | even                               | L             | L                | Н                   |
| Н     | L             | Χ             | 1             | $\downarrow$  | odd                                | L             | Н                | L                   |
| Н     | L             | Χ             | 1             | $\downarrow$  | even                               | Н             | Н                | L                   |
| Н     | L             | Χ             | 1             | $\downarrow$  | odd                                | Н             | L                | Н                   |
| Н     | Н             | L             | 1             | $\downarrow$  | even                               | L             | L                | Н                   |
| Н     | Н             | L             | 1             | $\downarrow$  | odd                                | L             | Н                | L                   |
| Н     | Н             | L             | 1             | $\downarrow$  | even                               | Н             | Н                | L                   |
| Н     | Н             | L             | 1             | $\downarrow$  | odd                                | Н             | L                | Н                   |
| Н     | Н             | Н             | 1             | $\downarrow$  | X                                  | Χ             | PPO <sub>0</sub> | QERR <sub>0</sub>   |
| Н     | Χ             | Χ             | L or H        | L or H        | X                                  | Χ             | PPO <sub>0</sub> | $\overline{QERR}_0$ |
| L     | X or floating                      | X or floating | L                | Н                   |

<sup>[1]</sup> PPO<sub>0</sub> is the previous state of output PPO;  $\overline{\text{QERR}}_0$  is the previous state of output  $\overline{\text{QERR}}$ .

- [2] Data inputs = D2, D3, D5, D6, D8 to D25 when C0 = 0 and C1 = 0.
  Data inputs = D2, D3, D5, D6, D8 to D14 when C0 = 0 and C1 = 1.
  Data inputs = D1 to D6, D8 to D10, D12, D13 when C0 = 1 and C1 = 1.
- [3] PAR\_IN arrives one clock cycle (C0 = 0), or two clock cycles (C0 = 1), after the data to which it applies.
- [4] This condition assumes QERR is HIGH at the crossing of CK going HIGH and CK going LOW. If QERR is LOW, it stays latched LOW for two clock cycles or until RESET is driven LOW.

## 8. Limiting values

Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                                  | Conditions                                         | Min          | Max                  | Unit |
|------------------|------------------------------------------------------------|----------------------------------------------------|--------------|----------------------|------|
| $V_{DD}$         | supply voltage                                             |                                                    | -0.5         | +2.5                 | V    |
| $V_{I}$          | input voltage                                              | receiver                                           | $-0.5^{[1]}$ | +2.5 <sup>[2]</sup>  | V    |
| $V_{O}$          | output voltage                                             | driver                                             | $-0.5^{[1]}$ | $V_{DD} + 0.5^{[2]}$ | V    |
| $I_{IK}$         | input clamping current                                     | $V_I < 0 \text{ V or } V_I > V_{DD}$               | -            | -50                  | mA   |
| $I_{OK}$         | output clamping current                                    | $V_O < 0 \text{ V or } V_O > V_{DD}$               | -            | ±50                  | mA   |
| Io               | output current                                             | continuous; 0 V < V <sub>O</sub> < V <sub>DD</sub> | -            | ±50                  | mA   |
| $I_{DDC}$        | continuous current through each V <sub>DD</sub> or GND pin |                                                    | -            | ±100                 | mA   |
| T <sub>stg</sub> | storage temperature                                        |                                                    | -65          | +150                 | °C   |
| $V_{\text{esd}}$ | electrostatic discharge                                    | Human Body Model (HBM); 1.5 k $\Omega$ ; 100 pF    | 2            | -                    | kV   |
|                  | voltage                                                    | Machine Model (MM); 0 $\Omega$ ; 200 pF            | 200          | -                    | V    |

<sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamping current ratings are observed.

<sup>[2]</sup> This value is limited to 2.5 V maximum.

## 9. Recommended operating conditions

Table 7. Recommended operating conditions

|                     | 3                               |                                   |            |                          |                      |                          |      |
|---------------------|---------------------------------|-----------------------------------|------------|--------------------------|----------------------|--------------------------|------|
| Symbol              | Parameter                       | Conditions                        |            | Min                      | Тур                  | Max                      | Unit |
| $V_{DD}$            | supply voltage                  |                                   |            | 1.7                      | -                    | 2.0                      | V    |
| $V_{ref}$           | reference voltage               |                                   |            | $0.49 \times V_{DD}$     | $0.50 \times V_{DD}$ | $0.51 \times V_{DD}$     | V    |
| $V_{T}$             | termination voltage             |                                   |            | $V_{ref} - 0.040$        | $V_{ref}$            | $V_{ref} + 0.040$        | V    |
| $V_{I}$             | input voltage                   |                                   |            | 0                        | -                    | $V_{DD}$                 | V    |
| $V_{\text{IH(AC)}}$ | AC HIGH-level input voltage     | data (Dn), CSR, and PAR_IN inputs |            | V <sub>ref</sub> + 0.250 | -                    | -                        | V    |
| $V_{IL(AC)}$        | AC LOW-level input voltage      | data (Dn), CSR, and PAR_IN inputs |            | -                        | -                    | V <sub>ref</sub> – 0.250 | V    |
| $V_{\text{IH(DC)}}$ | DC HIGH-level input voltage     | data (Dn), CSR, and PAR_IN inputs |            | V <sub>ref</sub> + 0.125 | -                    | -                        | V    |
| $V_{IL(DC)}$        | DC LOW-level input voltage      | data (Dn), CSR, and PAR_IN inputs |            | -                        | -                    | V <sub>ref</sub> – 0.125 | V    |
| V <sub>IH</sub>     | HIGH-level input voltage        | RESET, Cn                         | <u>[1]</u> | $0.65 \times V_{DD}$     | -                    | -                        | V    |
| $V_{IL}$            | LOW-level input voltage         | RESET, Cn                         | <u>[1]</u> | -                        | -                    | $0.35 \times V_{DD}$     | V    |
| $V_{ICR}$           | common mode input voltage range | CK, <del>CK</del>                 | [2]        | 0.675                    | -                    | 1.125                    | V    |
| $V_{ID}$            | differential input voltage      | CK, CK                            | [2]        | 600                      | -                    | -                        | mV   |
| I <sub>OH</sub>     | HIGH-level output current       |                                   |            | -                        | -                    | -8                       | mΑ   |
| I <sub>OL</sub>     | LOW-level output current        |                                   |            | -                        | -                    | 8                        | mΑ   |
| T <sub>amb</sub>    | ambient temperature             | operating in free air             |            |                          |                      |                          |      |
|                     |                                 | SSTUG32866EC/G                    |            | 0                        | -                    | 70                       | °C   |
|                     |                                 | SSTUG32866EC/S                    |            | 0                        | -                    | 85                       | °C   |

<sup>[1]</sup> The RESET and Cn inputs of the device must be held at valid levels (not floating) to ensure proper device operation.

<sup>[2]</sup> The differential inputs must not be floating, unless RESET is LOW.

## 10. Characteristics

Table 8. Characteristics

At recommended operating conditions (see <u>Table 7</u>); unless otherwise specified.

| Symbol           | Parameter                            | Conditions                                                                                                                                                                                                                                                                  | Min   | Тур | Max                                             | Unit |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------------------------------------------------|------|
| $V_{OH}$         | HIGH-level output voltage            | $I_{OH} = -6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                            | 1.2   | -   | -                                               | V    |
| V <sub>OL</sub>  | LOW-level output voltage             | $I_{OL} = 6 \text{ mA}; V_{DD} = 1.7 \text{ V}$                                                                                                                                                                                                                             | -     | -   | 0.5                                             | V    |
| l <sub>l</sub>   | input current                        | all inputs; $V_I = V_{DD}$ or GND; $V_{DD} = 2.0 \text{ V}$                                                                                                                                                                                                                 | -     | -   | ±5                                              | μΑ   |
| I <sub>DD</sub>  | supply current                       | static Standby mode; $\overline{RESET} = GND$ ;<br>I <sub>O</sub> = 0 mA; V <sub>DD</sub> = 2.0 V                                                                                                                                                                           | -     | -   | 2                                               | mA   |
|                  |                                      | static Operating mode; $\overline{RESET} = V_{DD}$ ;<br>$I_O = 0$ mA; $V_{DD} = 2.0$ V;<br>$V_I = V_{IH(AC)}$ or $V_{IL(AC)}$                                                                                                                                               | -     | -   | - \ \ 0.5 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | mA   |
| I <sub>DDD</sub> | dynamic operating current per<br>MHz | clock only; $\overline{\text{RESET}} = \text{V}_{DD}$ ; $\text{V}_{\text{I}} = \text{V}_{\text{IH}(AC)}$ or $\text{V}_{\text{IL}(AC)}$ ; CK and $\overline{\text{CK}}$ switching at 50 % duty cycle; $\text{I}_{\text{O}} = 0$ mA; $\text{V}_{\text{DD}} = 1.8 \text{ V}$   | -     | 16  | -                                               | μА   |
|                  |                                      | per each data input, 1 : 1 mode;<br>$\overline{RESET} = V_{DD}$ ; $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ;<br>$CK$ and $\overline{CK}$ switching at 50 % duty<br>cycle; one data input switching at half<br>clock frequency, 50 % duty cycle;<br>$I_O = 0$ mA; $V_{DD} = 1.8$ V | -     | 11  | -                                               | μА   |
|                  |                                      | per each data input, 1 : 2 mode;<br>$\overline{RESET} = V_{DD}$ ; $V_I = V_{IH(AC)}$ or $V_{IL(AC)}$ ;<br>$CK$ and $\overline{CK}$ switching at 50 % duty<br>cycle; one data input switching at half<br>clock frequency, 50 % duty cycle;<br>$I_O = 0$ mA; $V_{DD} = 1.8$ V | -     | 19  | -                                               | μА   |
| C <sub>i</sub>   | input capacitance                    | data and $\overline{\text{CSR}}$ inputs;<br>V <sub>I</sub> = V <sub>ref</sub> ± 250 mV; V <sub>DD</sub> = 1.8 V                                                                                                                                                             | 2.5   | -   | 3.5                                             | pF   |
|                  |                                      | CK and $\overline{\text{CK}}$ inputs; $V_{\text{ICR}} = 0.9 \text{ V}$ ; $V_{\text{i(p-p)}} = 600 \text{ mV}$ ; $V_{\text{DD}} = 1.8 \text{ V}$                                                                                                                             | 2     | -   | 3                                               | pF   |
|                  |                                      | $\overline{RESET}$ input; $V_I = V_{DD}$ or GND; $V_{DD} = 1.8 \text{ V}$                                                                                                                                                                                                   | 3     | -   | 4                                               | pF   |
| Z <sub>o</sub>   | output impedance                     | instantaneous                                                                                                                                                                                                                                                               | [1] _ | 15  | -                                               | Ω    |
|                  |                                      | steady-state                                                                                                                                                                                                                                                                | -     | 53  | -                                               | Ω    |

<sup>[1]</sup> Instantaneous is defined as within < 2 ns following the output data transition edge.

#### 1.8 V DDR2-1G configurable registered buffer with parity

Table 9. Timing requirements

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1.

| Symbol          | Parameter                         | Conditions                                                                                                                                                                           |        | Min | Тур | Max | Unit |
|-----------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| $f_{clock}$     | clock frequency                   |                                                                                                                                                                                      |        | -   | -   | 550 | MHz  |
| $t_{\text{W}}$  | pulse width                       | CK, CK HIGH or LOW                                                                                                                                                                   |        | 1   | -   | -   | ns   |
| $t_{ACT}$       | differential inputs active time   |                                                                                                                                                                                      | [1][2] | -   | -   | 10  | ns   |
| $t_{INACT}$     | differential inputs inactive time |                                                                                                                                                                                      | [1][3] | -   | -   | 15  | ns   |
| t <sub>su</sub> | setup time                        | $\overline{DCS}$ before CK $\uparrow$ , $\overline{CK}\downarrow$ , $\overline{CSR}$ HIGH; $\overline{CSR}$ before CK $\uparrow$ , $\overline{CK}\downarrow$ , $\overline{DCS}$ HIGH |        | 0.6 | -   | -   | ns   |
|                 |                                   | $\overline{\text{DCS}}$ before CK $\uparrow$ , $\overline{\text{CK}}\downarrow$ , $\overline{\text{CSR}}$ LOW                                                                        |        | 0.5 | -   | -   | ns   |
|                 |                                   | DODT, DCKE and data (Dn) before CK $\uparrow$ , $\overline{\text{CK}}\downarrow$                                                                                                     |        | 0.5 | -   | -   | ns   |
|                 |                                   | PAR_IN before CK↑, CK↓                                                                                                                                                               |        | 0.5 | -   | -   | ns   |
| t <sub>h</sub>  | hold time                         | $\overline{\text{DCS}},$ DODT, DCKE and data (Dn) after CK↑, $\overline{\text{CK}} \downarrow$                                                                                       |        | 0.4 | -   | -   | ns   |
|                 |                                   | PAR_IN after CK↑, CK↓                                                                                                                                                                |        | 0.4 | -   | -   | ns   |
|                 |                                   |                                                                                                                                                                                      |        |     |     |     |      |

<sup>[1]</sup> This parameter is not necessarily production tested.

Table 10. Switching characteristics

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.1.

| Symbol             | Parameter                                     | Conditions                                                        | Min            | Тур | Max | Unit |
|--------------------|-----------------------------------------------|-------------------------------------------------------------------|----------------|-----|-----|------|
| $f_{\text{max}}$   | maximum input clock frequency                 |                                                                   | 550            | -   | -   | MHz  |
| t <sub>PDM</sub>   | peak propagation delay                        | single bit switching;<br>from CK↑ and CK↓ to Qn                   | <u>[1]</u> 1.0 | -   | 1.4 | ns   |
| t <sub>PD</sub>    | propagation delay                             | from CK $↑$ and $\overline{\text{CK}} ↓$ to PPO                   | 0.5            | -   | 1.7 | ns   |
| t <sub>LH</sub>    | LOW-to-HIGH delay                             | from CK↑ and $\overline{\text{CK}}$ ↓ to $\overline{\text{QERR}}$ | 1.2            | -   | 3   | ns   |
| t <sub>HL</sub>    | HIGH-to-LOW delay                             | from CK↑ and $\overline{\text{CK}}$ ↓ to $\overline{\text{QERR}}$ | 1              | -   | 2.4 | ns   |
| t <sub>PDMSS</sub> | simultaneous switching peak propagation delay | from CK $^\uparrow$ and $\overline{\text{CK}}$ ↓ to Qn            | [1][2]         | -   | 1.5 | ns   |
| t <sub>PHL</sub>   | HIGH-to-LOW propagation delay                 | from RESET↓ to Qn↓                                                | -              | -   | 3   | ns   |
|                    |                                               | from $\overline{RESET} \downarrow$ to $PPO \downarrow$            | -              | -   | 3   | ns   |
| t <sub>PLH</sub>   | LOW-to-HIGH propagation delay                 | from $\overline{RESET} \downarrow$ to $\overline{QERR} \uparrow$  | -              | -   | 3   | ns   |
|                    |                                               |                                                                   |                |     |     |      |

<sup>[1]</sup> Includes 350 ps of test load transmission line delay.

Table 11. Data output edge rates

At recommended operating conditions (see Table 7), unless otherwise specified. See Section 11.2.

| Symbol          | Parameter                                       | Conditions                           | Min | Тур | Max | Unit |
|-----------------|-------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| dV/dt_r         | rising edge slew rate                           | from 20 % to 80 %                    | 1   | -   | 4   | V/ns |
| dV/dt_f         | falling edge slew rate                          | from 80 % to 20 %                    | 1   | -   | 4   | V/ns |
| $dV/dt\_\Delta$ | absolute difference between dV/dt_r and dV/dt_f | from 20 % or 80 %<br>to 80 % or 20 % | -   | -   | 1   | V/ns |

<sup>[2]</sup> VREF must be held at a valid input voltage level and data inputs must be held LOW for a minimum time of t<sub>ACT(max)</sub> after RESET is taken HIGH.

<sup>[3]</sup> VREF, data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>INACT(max)</sub> after RESET is taken LOW.

<sup>[2]</sup> This parameter is not necessarily production tested.

## 10.1 Timing diagrams





# **SSTUG32866**

## 1.8 V DDR2-1G configurable registered buffer with parity



**SSTUG32866 NXP Semiconductors** 

1.8 V DDR2-1G configurable registered buffer with parity

#### 11. Test information

#### 11.1 Parameter measurement information for data output load circuit

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0 = 50 \Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.

The outputs are measured one at a time with one transition per measurement.



Fig 10. Load circuit, data output measurements





## 1.8 V DDR2-1G configurable registered buffer with parity







#### 1.8 V DDR2-1G configurable registered buffer with parity

## 11.2 Data output slew rate measurement information

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0$  = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.









**SSTUG32866 NXP Semiconductors** 

#### 1.8 V DDR2-1G configurable registered buffer with parity

## 11.3 Error output load circuit and voltage measurement information

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0 = 50 \Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.





Fig 21. Voltage waveforms, open-drain output LOW-to-HIGH transition time with respect to **RESET** input.



Fig 22. Voltage waveforms, open-drain output HIGH-to-LOW transition time with respect to clock inputs

#### 1.8 V DDR2-1G configurable registered buffer with parity



Fig 23. Voltage waveforms, open-drain output LOW-to-HIGH transition time with respect to clock inputs

## 11.4 Partial parity out load circuit and voltage measurement information

 $V_{DD} = 1.8 \text{ V} \pm 0.1 \text{ V}.$ 

All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz;  $Z_0$  = 50  $\Omega$ ; input slew rate = 1 V/ns  $\pm$  20 %, unless otherwise specified.





## 1.8 V DDR2-1G configurable registered buffer with parity



 $V_{T} = 0.5V_{DD}$ .

t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>PD</sub>.

 $V_{IH}$  =  $V_{ref}$  + 250 mV (AC voltage levels) for differential inputs.  $V_{IH}$  =  $V_{DD}$  for LVCMOS inputs.

 $V_{IL}$  =  $V_{ref}$  – 250 mV (AC voltage levels) for differential inputs.  $V_{IL}$  = GND for LVCMOS inputs.

Fig 26. Partial parity out voltage waveforms; propagation delay times with respect to RESET input

## 12. Package outline

LFBGA96: plastic low profile fine-pitch ball grid array package; 96 balls; body 13.5 x 5.5 x 1.05 mm SOT536-1



Fig 27. Package outline SOT536-1 (LFBGA96)

#### 1.8 V DDR2-1G configurable registered buffer with parity

## 13. Soldering

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus PbSn soldering

#### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

## 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 28</u>) than a PbSn process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 12 and 13

Table 12. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 13. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |
|------------------------|---------------------------------|-------------|--------|--|
|                        | Volume (mm³)                    |             |        |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                             | 260         | 260    |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |
| > 2.5                  | 250                             | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 28.

## 1.8 V DDR2-1G configurable registered buffer with parity



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 14. Abbreviations

Table 14. Abbreviations

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor             |
| DDR     | Double Data Rate                                    |
| DIMM    | Dual In-line Memory Module                          |
| LVCMOS  | Low Voltage Complementary Metal Oxide Semiconductor |
| PPO     | Partial-Parity-Out                                  |
| PRR     | Pulse Repetition Rate                               |
| RDIMM   | Registered Dual In-line Memory Module               |
| SSTL    | Stub Series Terminated Logic                        |

## 15. Revision history

Table 15. Revision history

| Document ID  | Release date | Data sheet status  | Change notice | Supersedes |
|--------------|--------------|--------------------|---------------|------------|
| SSTUG32866_1 | 20070629     | Product data sheet | -             | -          |



## 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 17. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

NXP Semiconductors

# **SSTUG32866**

## 1.8 V DDR2-1G configurable registered buffer with parity

## 18. Contents

| 1                 | General description                           |
|-------------------|-----------------------------------------------|
| 2                 | Features                                      |
| 3                 | Applications                                  |
| 4                 | Ordering information                          |
| 4.1               | Ordering options                              |
| 5                 | Functional diagram 3                          |
| 6                 | Pinning information 5                         |
| 6.1               | Pinning                                       |
| 6.2               | Pin description                               |
| 7                 | Functional description 8                      |
| 7.1               | Function table                                |
| 8                 | Limiting values                               |
| 9                 | Recommended operating conditions 11           |
| 10                | Characteristics12                             |
| 10.1              | Timing diagrams                               |
| 11                | Test information                              |
| 11.1              | Parameter measurement information for         |
|                   | data output load circuit                      |
| 11.2              | Data output slew rate measurement information |
| 11.3              | information                                   |
| 11.5              | measurement information                       |
| 11.4              | Partial parity out load circuit and voltage   |
|                   | measurement information 21                    |
| 12                | Package outline 23                            |
| 13                | Soldering 24                                  |
| 13.1              | Introduction to soldering 24                  |
| 13.2              | Wave and reflow soldering 24                  |
| 13.3              | Wave soldering                                |
| 13.4              | Reflow soldering                              |
| 14                | Abbreviations                                 |
| 15                | Revision history                              |
| 16                | Legal information                             |
| 16.1              | Data sheet status                             |
| 16.2              | Definitions                                   |
| 16.3<br>16.4      | Disclaimers                                   |
| 10.4<br><b>17</b> | Contact information                           |
| 17<br>18          |                                               |
| 10                | Contents                                      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

